A reconfigurable binary/ternary logic conversion-in-memory based on drain-aligned floating-gate heterojunction transistors

Cited 9 time in webofscience Cited 0 time in scopus
  • Hit : 120
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorLee, Chungryeolko
dc.contributor.authorLee, ChangHyeonko
dc.contributor.authorLee, Seungminko
dc.contributor.authorChoi, Junhwanko
dc.contributor.authorYoo, Hocheonko
dc.contributor.authorIm, Sung Gapko
dc.date.accessioned2023-07-30T08:00:34Z-
dc.date.available2023-07-30T08:00:34Z-
dc.date.created2023-06-15-
dc.date.created2023-06-15-
dc.date.created2023-06-15-
dc.date.issued2023-06-
dc.identifier.citationNATURE COMMUNICATIONS, v.14, no.1-
dc.identifier.issn2041-1723-
dc.identifier.urihttp://hdl.handle.net/10203/310956-
dc.description.abstractA new type of heterojunction non-volatile memory transistor (H-MTR) has been developed, in which the negative transconductance (NTC) characteristics can be controlled systematically by a drain-aligned floating gate. In the H-MTR, a reliable transition between N-shaped transfer curves with distinct NTC and monolithically current-increasing transfer curves without apparent NTC can be accomplished through programming operation. Based on the H-MTR, a binary/ternary reconfigurable logic inverter (R-inverter) has been successfully implemented, which showed an unprecedentedly high static noise margin of 85% for binary logic operation and 59% for ternary logic operation, as well as long-term stability and outstanding cycle endurance. Furthermore, a ternary/binary dynamic logic conversion-in-memory has been demonstrated using a serially-connected R-inverter chain. The ternary/binary dynamic logic conversion-in-memory could generate three different output logic sequences for the same input signal in three logic levels, which is a new logic computing method that has never been presented before.-
dc.languageEnglish-
dc.publisherNATURE PORTFOLIO-
dc.titleA reconfigurable binary/ternary logic conversion-in-memory based on drain-aligned floating-gate heterojunction transistors-
dc.typeArticle-
dc.identifier.wosid001018752400001-
dc.identifier.scopusid2-s2.0-85162750783-
dc.type.rimsART-
dc.citation.volume14-
dc.citation.issue1-
dc.citation.publicationnameNATURE COMMUNICATIONS-
dc.identifier.doi10.1038/s41467-023-39394-5-
dc.contributor.localauthorIm, Sung Gap-
dc.contributor.nonIdAuthorChoi, Junhwan-
dc.contributor.nonIdAuthorYoo, Hocheon-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordPlusULTRATHIN-
dc.subject.keywordPlusVOLTAGE-
Appears in Collection
CBE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0