A Sub-100 fs-Jitter 8.16-GHz Ring-Oscillator-Based Power-Gating Injection-Locked Clock Multiplier With the Multiplication Factor of 68

Cited 4 time in webofscience Cited 0 time in scopus
  • Hit : 110
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorPark, Suneuiko
dc.contributor.authorYoo, Seyeonko
dc.contributor.authorShin, Yuhwanko
dc.contributor.authorLee, Jeonghyunko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2023-02-03T01:01:50Z-
dc.date.available2023-02-03T01:01:50Z-
dc.date.created2022-11-01-
dc.date.issued2023-01-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.58, no.1, pp.78 - 89-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/304995-
dc.description.abstractThis work presents an ultralow-jitter ring-oscillator (RO)-based injection-locked clock multiplier (ILCM). Using the power-gating (PG) injection method that can completely remove the accumulated phase error of the RO, the proposed ILCM can achieve a very wide injection bandwidth, and, thus, an ultralow-jitter, even when the multiplication factor, N, is increased above 60. To overcome the natural limitation of the PG injection, two digitally controlled oscillators (DCOs) were used to operate in a complementary manner. Since the background multi-functional calibrator (MFC) continuously synchronizes the outputs of the two DCOs, the PG-ILCM can generate a seamless output signal by combining these two signals. The proposed injection pulsewidth controller (IPWC) decreased the required delay of the digital-to-time converter (DTC), further reducing the jitter of the output signal. A phase-rotational divide-by-4 divider (PR-DIV4) also was proposed to reduce the operating frequency and the power consumption of the MFC while maintaining the fine resolution of the output frequency. The PG-ILCM, fabricated in a 65-om CMOS process, used the power of 143 mW and an area of 0.102 mm(2). The rms jitter measured at 8.16 GHz (N = 68) was 97 fs.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA Sub-100 fs-Jitter 8.16-GHz Ring-Oscillator-Based Power-Gating Injection-Locked Clock Multiplier With the Multiplication Factor of 68-
dc.typeArticle-
dc.identifier.wosid000869040000001-
dc.identifier.scopusid2-s2.0-85139879101-
dc.type.rimsART-
dc.citation.volume58-
dc.citation.issue1-
dc.citation.beginningpage78-
dc.citation.endingpage89-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2022.3210212-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorYoo, Seyeon-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorCalibrator-
dc.subject.keywordAuthorinjection-locked clock multiplier (ILCM)-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorpower-gating (PG)-
dc.subject.keywordAuthorring oscillator (RO)-
dc.subject.keywordAuthorrms jitter-
dc.subject.keywordPlusLOOP-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusPLL-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 4 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0