An Ultra-Low Jitter, Low-Power, 102-GHz PLL Using a Power-Gating Injection-Locked Frequency Multiplier-Based Phase Detector

Cited 6 time in webofscience Cited 0 time in scopus
  • Hit : 213
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorPark, Suneuiko
dc.contributor.authorChoi, Seojinko
dc.contributor.authorYoo, Seyeonko
dc.contributor.authorCho, Yoonseoko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2022-09-06T05:01:13Z-
dc.date.available2022-09-06T05:01:13Z-
dc.date.created2021-11-24-
dc.date.created2021-11-24-
dc.date.issued2022-09-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.57, no.9, pp.2829 - 2840-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/298379-
dc.description.abstractmultiplier (PG-ILFM)-based phase detector (PD) that can maintain a high phase-error-detection gain even at high frequencies above 100 GHz, this W-band PLL can achieve a very low in-band phase noise. Due to this intrinsically low in-band phase noise, the bandwidth of the PLL can be extended so that it can suppress the poor phase noise of the W-band voltage-controlled oscillator (VCO). The frequency-offset canceller (FOC) is also presented to remove the possible frequency offset between the main VCO of the PLL and the replica VCO of the PG-ILFM-based PD. Operating in the background, the FOC can ensure high phase-error-detection gain and wide loop bandwidth and, thus, the low-jitter performance of the PLL. The proposed PLL was fabricated in a 65-nm CMOS process, and it used a power of 22.5 mW and an area of 0.16 mm². The rms jitter, integrated from 1 kHz to 300 MHz, was 82 fs at 102 GHz. It also achieved the FoMJIT of -248.2 dB, which is the best among the state-of-the-art W-band frequency synthesizers.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleAn Ultra-Low Jitter, Low-Power, 102-GHz PLL Using a Power-Gating Injection-Locked Frequency Multiplier-Based Phase Detector-
dc.typeArticle-
dc.identifier.wosid000732072300001-
dc.identifier.scopusid2-s2.0-85118634796-
dc.type.rimsART-
dc.citation.volume57-
dc.citation.issue9-
dc.citation.beginningpage2829-
dc.citation.endingpage2840-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/jssc.2021.3123156-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorChoi, Seojin-
dc.contributor.nonIdAuthorYoo, Seyeon-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorVoltage-controlled oscillators-
dc.subject.keywordAuthorPhase locked loops-
dc.subject.keywordAuthorJitter-
dc.subject.keywordAuthorPhase noise-
dc.subject.keywordAuthorPhase frequency detectors-
dc.subject.keywordAuthorBandwidth-
dc.subject.keywordAuthorDetectors-
dc.subject.keywordAuthor6G-
dc.subject.keywordAuthorbeyond 5G-
dc.subject.keywordAuthordetection gain-
dc.subject.keywordAuthorinjection locked-
dc.subject.keywordAuthorjitter-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorphase-locked loop (PLL)-
dc.subject.keywordAuthorpower gating-
dc.subject.keywordAuthorsampling-
dc.subject.keywordAuthorW-band-
dc.subject.keywordPlusSUB-SAMPLING PLL-
dc.subject.keywordPlusTRACKING LOOP-
dc.subject.keywordPlusTUNING RANGE-
dc.subject.keywordPlusLC-VCO-
dc.subject.keywordPlusNOISE-
dc.subject.keywordPlusSYNTHESIZER-
dc.subject.keywordPlusARCHITECTURE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0