A Low-Jitter and Low-Fractional-Spur Ring-DCO-Based Fractional-N Digital PLL Using a DTC's Second-/Third-Order Nonlinearity Cancellation and a Probability-Density-Shaping Delta sigma M

Cited 11 time in webofscience Cited 0 time in scopus
  • Hit : 120
  • Download : 0
This work presents a low-jitter and low-spur, fractional-N ring-oscillator-based digital phase-locked loop (RO-DPLL). First, to suppress fractional spurs, the probability-density-shaping delta-sigma modulator (PDS-Delta sigma M) is presented. Since the output codes of the PDS-Delta sigma M are designed to have a time-invariant probability density function (PDF), they have spur immunity to any nonlinearity (NL) of the digital-to-time converter (DTC). In addition, by using a special dither consisting of uniform random numbers (URNs) based on the dithered quantization theorems, the PDS-Delta sigma M can also suppress fractional spurs due to the NL of other loop-building circuits. Second, the DTC's second-/third-order nonlinearity cancellation (DST-NLC) technique is presented to reduce the quantization noise (Q-noise), thereby reducing the rms jitter. The proposed RO-DPLL was fabricated in 65-nm CMOS, and it used a 0.146-mm(2) silicon area and 9.27-mW power. At a near-integer-N frequency, i.e., near 5.3 GHz, the measured rms jitter and the fractional spur were less than 365 fs and -63 dBc, respectively.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2022-09
Language
English
Article Type
Article
Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.57, no.9, pp.2841 - 2855

ISSN
0018-9200
DOI
10.1109/JSSC.2022.3141782
URI
http://hdl.handle.net/10203/298377
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 11 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0