Z-PIM: An Energy-Efficient Sparsity Aware Processing-In-Memory Architecture with Fully-Variable Weight Precision

Cited 3 time in webofscience Cited 10 time in scopus
  • Hit : 487
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKim, Ji-Hoonko
dc.contributor.authorLee, Juhyoungko
dc.contributor.authorLee, Jinsuko
dc.contributor.authorYoo, Hoi-Junko
dc.contributor.authorKim, Joo-Youngko
dc.date.accessioned2020-10-22T08:56:03Z-
dc.date.available2020-10-22T08:56:03Z-
dc.date.created2020-10-12-
dc.date.created2020-10-12-
dc.date.created2020-10-12-
dc.date.issued2020-06-16-
dc.identifier.citation2020 IEEE Symposium on VLSI Circuits, VLSI Circuits 2020-
dc.identifier.urihttp://hdl.handle.net/10203/276899-
dc.description.abstractThis paper presents Z-PIM, an energy-efficient processing-in-memory (PIM) architecture that supports zero-skipping operations and fully-variable weight bit-precision for efficient deep neural network (DNN). The 8T-SRAM cell based bit-serial operation with hierarchical bit-line structure enables variable weight precision and reduces bit-line switching by 95.42% in convolution layers of VGG-16. Z-PIM handles abundant zeros in weight data by skip-reading their corresponding input data while read-sequence rearranging and pipelining improves throughput by 66.1%. In addition, diagonal accumulation logic is proposed to accumulate both partial-sums for bit-serial operation and spatial products. As a result, the Z-PIM chip fabricated in a 65nm process consumes average 5.294mW power and achieves 0.31-49.12 TOPS/W energy efficiency for convolution operations as sparsity and weight bit-precision vary from 0.1 to 0.9 and 1b to 16b, respectively.-
dc.languageEnglish-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleZ-PIM: An Energy-Efficient Sparsity Aware Processing-In-Memory Architecture with Fully-Variable Weight Precision-
dc.typeConference-
dc.identifier.wosid000621657500104-
dc.identifier.scopusid2-s2.0-85090196679-
dc.type.rimsCONF-
dc.citation.publicationname2020 IEEE Symposium on VLSI Circuits, VLSI Circuits 2020-
dc.identifier.conferencecountryUS-
dc.identifier.conferencelocationHilton Hawaiian Village-
dc.identifier.doi10.1109/VLSICircuits18222.2020.9163015-
dc.contributor.localauthorYoo, Hoi-Jun-
dc.contributor.localauthorKim, Joo-Young-
dc.contributor.nonIdAuthorKim, Ji-Hoon-
dc.contributor.nonIdAuthorLee, Juhyoung-
dc.contributor.nonIdAuthorLee, Jinsu-
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0