Epitaxial Lift-Off Technology for Large Size III-V-on-Insulator Substrate

Cited 7 time in webofscience Cited 6 time in scopus
  • Hit : 341
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorLee, Subinko
dc.contributor.authorKim, Seongkwangko
dc.contributor.authorHan, Jae-Hoonko
dc.contributor.authorSong, Jin Dongko
dc.contributor.authorJun, Dong-Hwanko
dc.contributor.authorKim, Sang-Hyeonko
dc.date.accessioned2019-11-29T09:20:05Z-
dc.date.available2019-11-29T09:20:05Z-
dc.date.created2019-11-21-
dc.date.created2019-11-21-
dc.date.issued2019-11-
dc.identifier.citationIEEE ELECTRON DEVICE LETTERS, v.40, no.11, pp.1732 - 1735-
dc.identifier.issn0741-3106-
dc.identifier.urihttp://hdl.handle.net/10203/268738-
dc.description.abstractIII-V materials can be a very good channel candidate for monolithic 3D (M3D) integration due to the potential of high-performance and lower process temperature as compared with Si, since a low process temperature is crucial to avoid degradation of bottom devices. For III-V M3D integration, material transfer techniques are important, and such processes should be enabled by low process costs on a large wafer scale. In this study, we propose an InGaAs channel transfer technique by wafer bonding, epitaxial lift-off and III-V layers grown on Si substrate. Effective mobility of fabricated MOS HEMTs using transferred InGaAs layer was 1.3 times higher than that of Si MOSFETs. The proposing channel transfer technique would be useful for M3D integration because it provides wafer scalability, cost-effectiveness, back-gate biasing, and etc.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleEpitaxial Lift-Off Technology for Large Size III-V-on-Insulator Substrate-
dc.typeArticle-
dc.identifier.wosid000496192600007-
dc.identifier.scopusid2-s2.0-85074523892-
dc.type.rimsART-
dc.citation.volume40-
dc.citation.issue11-
dc.citation.beginningpage1732-
dc.citation.endingpage1735-
dc.citation.publicationnameIEEE ELECTRON DEVICE LETTERS-
dc.identifier.doi10.1109/LED.2019.2944155-
dc.contributor.localauthorKim, Sang-Hyeon-
dc.contributor.nonIdAuthorLee, Subin-
dc.contributor.nonIdAuthorHan, Jae-Hoon-
dc.contributor.nonIdAuthorSong, Jin Dong-
dc.contributor.nonIdAuthorJun, Dong-Hwan-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorSilicon-
dc.subject.keywordAuthorHEMTs-
dc.subject.keywordAuthorMODFETs-
dc.subject.keywordAuthorIndium gallium arsenide-
dc.subject.keywordAuthorSubstrates-
dc.subject.keywordAuthorFabrication-
dc.subject.keywordAuthorLogic gates-
dc.subject.keywordAuthorMonolithic 3D integration-
dc.subject.keywordAuthorInGaAs-
dc.subject.keywordAuthorIII-V-
dc.subject.keywordAuthorMOS HEMTs-
dc.subject.keywordAuthorInGaAs-OI-
dc.subject.keywordAuthorwafer bonding-
dc.subject.keywordPlusMONOLITHIC 3-D INTEGRATION-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0