DC Field | Value | Language |
---|---|---|
dc.contributor.author | Oh, Ji Eun | ko |
dc.contributor.author | Han, Seokju | ko |
dc.contributor.author | Ha, Jeongseok | ko |
dc.date.accessioned | 2019-09-09T02:20:30Z | - |
dc.date.available | 2019-09-09T02:20:30Z | - |
dc.date.created | 2019-05-16 | - |
dc.date.created | 2019-05-16 | - |
dc.date.issued | 2019-09 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON MAGNETICS, v.55, no.9 | - |
dc.identifier.issn | 0018-9464 | - |
dc.identifier.uri | http://hdl.handle.net/10203/267388 | - |
dc.description.abstract | This paper proposes a novel symbol-flipping decoding (SFD) algorithm called decision-symbol reliability-based SFD (DRB-SFD) algorithm for nonbinary low-density parity-check (LDPC) codes aiming to improve the error-rate performances of data storage devices with hard-decision channel outputs, e.g., data storage using NAND flash memory. The proposed algorithm generates the reliability information of decision symbols based on a metric for symbol flipping during iterations instead of soft-decision channel outputs. In addition, it quantizes the reliability information into reliability messages that are exchanged between variable and check nodes. The number of quantization levels is carefully chosen to be the same as the field size of coded symbols, which allows the message exchanges to be performed without the additional signal paths. It is also extensively discussed how to decide parameters in the proposed algorithm in an analytic way. We demonstrate that the proposed algorithm featured with the exchanges of reliability messages provides significant performance improvements over existing SFD algorithms on channels with hard-decision outputs. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | An Improved Symbol-flipping Algorithm for Nonbinary LDPC Codes and Its Application to NAND Flash Memory | - |
dc.type | Article | - |
dc.identifier.wosid | 000481983300001 | - |
dc.identifier.scopusid | 2-s2.0-85083663983 | - |
dc.type.rims | ART | - |
dc.citation.volume | 55 | - |
dc.citation.issue | 9 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON MAGNETICS | - |
dc.identifier.doi | 10.1109/TMAG.2019.2918985 | - |
dc.contributor.localauthor | Ha, Jeongseok | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Low-density parity-check (LDPC) codes | - |
dc.subject.keywordAuthor | NAND flash memory | - |
dc.subject.keywordAuthor | nonbinary LDPC codes | - |
dc.subject.keywordAuthor | symbol-flipping algorithms | - |
dc.subject.keywordPlus | DECODING ALGORITHMS | - |
dc.subject.keywordPlus | OPTIMIZATION | - |
dc.subject.keywordPlus | PREDICTION | - |
dc.subject.keywordPlus | RECOVERY | - |
dc.subject.keywordPlus | SCHEMES | - |
dc.subject.keywordPlus | HARD | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.