A Spur Suppression Technique Using an Edge-Interpolator for a Charge-Pump PLL

Cited 17 time in webofscience Cited 28 time in scopus
  • Hit : 308
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorChoi, Jaehyoukko
dc.contributor.authorKim, Woonyunko
dc.contributor.authorLim, Kyutaeko
dc.date.accessioned2019-08-08T01:20:21Z-
dc.date.available2019-08-08T01:20:21Z-
dc.date.created2019-08-07-
dc.date.created2019-08-07-
dc.date.created2019-08-07-
dc.date.issued2012-05-
dc.identifier.citationIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.20, no.5, pp.969 - 973-
dc.identifier.issn1063-8210-
dc.identifier.urihttp://hdl.handle.net/10203/264114-
dc.description.abstractThis paper proposes a new reference-spur elimination architecture for a charge-pump-based phase locked loop (PLL) using an edge interpolation technique. By utilizing a charge-distribution mechanism on the control voltage of the voltage-controlled oscillator, the proposed architecture is capable of suppressing high-order harmonics of the reference spur, as well as a fundamental spur. In implementation, the eight-stage edge interpolator achieved more than 16-dB additional spur suppression. In addition, the harmonics of the reference spur within a 104-MHz frequency offset, the location of the eighth harmonic of the reference spur, were dramatically suppressed. The prototype PLL was fully integrated in a 0.18-mu m CMOS technology, which occupies a 670 mu m x 640 mu m active chip area. Additional circuits for the edge interpolator consumes less than one-fifth of the total area and power.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA Spur Suppression Technique Using an Edge-Interpolator for a Charge-Pump PLL-
dc.typeArticle-
dc.identifier.wosid000302640200018-
dc.identifier.scopusid2-s2.0-84859793559-
dc.type.rimsART-
dc.citation.volume20-
dc.citation.issue5-
dc.citation.beginningpage969-
dc.citation.endingpage973-
dc.citation.publicationnameIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS-
dc.identifier.doi10.1109/TVLSI.2011.2129602-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorKim, Woonyun-
dc.contributor.nonIdAuthorLim, Kyutae-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorEdge interpolator-
dc.subject.keywordAuthorphase locked loop (PLL)-
dc.subject.keywordAuthorreference spur-
dc.subject.keywordPlusSYNTHESIZER-
dc.subject.keywordPlusREDUCTION-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 17 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0