A Low-Jitter and Low-Reference-Spur Ring-VCO-Based Switched-Loop Filter PLL Using a Fast Phase-Error Correction Technique

Cited 29 time in webofscience Cited 19 time in scopus
  • Hit : 678
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorLee, Yongsunko
dc.contributor.authorSeong, Taehoko
dc.contributor.authorYoo, Seyeonko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2019-08-07T08:20:04Z-
dc.date.available2019-08-07T08:20:04Z-
dc.date.created2019-08-07-
dc.date.created2019-08-07-
dc.date.created2019-08-07-
dc.date.created2019-08-07-
dc.date.issued2018-04-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.53, no.4, pp.1192 - 1202-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/264085-
dc.description.abstractA low-jitter and low-reference-spur ring-type voltage-controlled oscillator (VCO)-based switched-loop filter (SLF) phase-locked loop (PLL) is presented. To enhance the capability of suppressing jitter of a VCO, we propose a fast phase-error correction (FPEC) technique that emulates the phase-realignment mechanism of an injection-locked clock multiplier. By the proposed FPEC technique, accumulated jitter of a VCO can be removed intensively in a short interval, thereby suppressing jitter dramatically. Based on a PLL topology having an intrinsic integrator in a VCO, the proposed architecture can also achieve a low reference spur despite a high multiplication factor (i.e., 64). This paper also presents the selective frequency-tuning technique used in the VCO that helps the proposed architecture further suppress the level of reference spur. The proposed PLL was fabricated in a 65-nm CMOS process. The measured rms jitter integrated from 1 kHz to 80 MHz and the reference spur of the output signal with a 3.008-GHz frequency were 357 fs and -71 dBc, respectively. The total active area was 0.047 mm(2), and the power consumption was 4.6 mW.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA Low-Jitter and Low-Reference-Spur Ring-VCO-Based Switched-Loop Filter PLL Using a Fast Phase-Error Correction Technique-
dc.typeArticle-
dc.identifier.wosid000428676100023-
dc.identifier.scopusid2-s2.0-85035080965-
dc.type.rimsART-
dc.citation.volume53-
dc.citation.issue4-
dc.citation.beginningpage1192-
dc.citation.endingpage1202-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2017.2768411-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorLee, Yongsun-
dc.contributor.nonIdAuthorSeong, Taeho-
dc.contributor.nonIdAuthorYoo, Seyeon-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle; Proceedings Paper-
dc.subject.keywordAuthorJitter-
dc.subject.keywordAuthormultiplication factor-
dc.subject.keywordAuthorphase-error correction-
dc.subject.keywordAuthorphase-locked loop (PLL)-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorreference spur-
dc.subject.keywordAuthorring voltage-controlled oscillator (VCO)-
dc.subject.keywordAuthorswitched-loop filter (SLF)-
dc.subject.keywordPlusCLOCK MULTIPLIER-
dc.subject.keywordPlusNOISE-
dc.subject.keywordPlusOSCILLATOR-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 29 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0