Low-Subthreshold-Slope Asymmetric Double-Gate GaAs-on-Insulator Field-Effect-Transistors on Si

Cited 5 time in webofscience Cited 5 time in scopus
  • Hit : 157
  • Download : 0
In this letter, we have demonstrated low-subthreshold-slope (SS) asymmetric double-gate (DG) GaAs-oninsulator field-effect-transistors (FETs) on Si substrates via wafer bonding and epitaxial liftoff techniques. We found that DG FETs show lower SS than single-gate FETs all over the range of the drain current. A minimum value of SS was 68 mV/decade, which is very close to the theoretical limit. In addition, the achieved SS value was a record-low among the reported GaAs transistors so far.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2016-10
Language
English
Article Type
Article
Citation

IEEE ELECTRON DEVICE LETTERS, v.37, no.10, pp.1261 - 1263

ISSN
0741-3106
DOI
10.1109/LED.2016.2601081
URI
http://hdl.handle.net/10203/250271
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 5 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0