A Low-Phase-Noise 20 GHz Phase-Locked Loop with Parasitic Capacitance Reduction Technique for V-band Applications

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 261
  • Download : 0
A power efficient 20 GHz PLL for 60 GHz transceiver is presented in this paper. The proposed PLL consists of low phase noise voltage controlled oscillator, low power consumption divider chain, phase frequency detector, charge pump, and loop filter. The PLL covers frequency from 19.43 GHz to 20.62 GHz with 2-bit switched capacitor banks. Implemented in 65 nm CMOS technology, the fully integrated PLL occupies an area of 1.3mm(2). A phase noise of PLL is -102.05 dBc/Hz at 1 MHz offset frequency and a figure of merit of -174.35 dBc/Hz with 23.6 mW power consumption.
Publisher
IMS 2018
Issue Date
2018-06
Language
English
Citation

2018 IEEE MTT-S International Microwave Symposium Digest (IMS) Jun. 2018, pp.1431 - 1433

DOI
10.1109/MWSYM.2018.8439148
URI
http://hdl.handle.net/10203/243603
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0