DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Shin, Youngsoo | - |
dc.contributor.advisor | 신영수 | - |
dc.contributor.author | Lee, Seongmin | - |
dc.date.accessioned | 2018-06-20T06:22:09Z | - |
dc.date.available | 2018-06-20T06:22:09Z | - |
dc.date.issued | 2017 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=675415&flag=dissertation | en_US |
dc.identifier.uri | http://hdl.handle.net/10203/243307 | - |
dc.description | 학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2017.2,[iv, 35 p. :] | - |
dc.description.abstract | We suggest methodology to estimate timing of custom digital design without slow SPICE simulation and logic verification methodology. Delay of logic gates that consists of transistors is different according to input vectors. We suggest method to estimate delay considering input vectors. To improve the accuracy of the propagation delay, we considered Miller capacitance. We applied the effective turn-on resistance of transistors which could be different due to the position of transistors. Also, we proposed the method can reduce the error of slew calculation compared to conventional slew calculation method, and we adjusted cell delay according to calculated slew. Due to the wire, delay can be added. We estimate the wirelength using the coordinate of cells and applied the propagation delay due to wire. Experimental result shows that the proposed timing simulation flow accelerated runtime about 500 times compared to SPICE simulation. Also, accuracy enhancement techniques reduced the error of delay estimation by 15\% averagely | - |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | Custom digital circuit | - |
dc.subject | Timing | - |
dc.subject | Propagation delay | - |
dc.subject | Slew | - |
dc.subject | Runtime | - |
dc.subject | 커스텀 디지털 회로 | - |
dc.subject | 타이밍 | - |
dc.subject | 지연 시간 | - |
dc.subject | 천이 시간 | - |
dc.subject | 실행 속도 | - |
dc.title | Fast timing simulation of custom digital circuits through HDL modeling | - |
dc.title.alternative | 하드웨어 기술 언어 모델링을 통한 커스텀 디지털 회로의 고속 타이밍 시뮬레이션 | - |
dc.type | Thesis(Master) | - |
dc.identifier.CNRN | 325007 | - |
dc.description.department | 한국과학기술원 :전기및전자공학부, | - |
dc.contributor.alternativeauthor | 이성민 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.