LOW-POWER HIGHLY-ACCURATE PASSIVE MULTIPHASE CLOCK GENERATION SCHEME BY USING POLYPHASE FILTERS다상 필터를 이용한 저전력 및 높은 정확도를 가진 다중 위상 클럭 생성기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 237
  • Download : 0
Exemplary embodiments of the present invention relate to a low-power highly-accurate passive multiphase clock generation scheme by using polyphase filters. An exemplary embodiment of the present invention may be low power phase-rotator-based 25 GB/s CDR architecture in case that half-rate reference clock is provided. It may be suitable for multi-lane scheme and incorporate phase interpolator with improved phase accuracy to make Nyquist-sampling clock phase. To improve the phase accuracy, poly phase filter may be used for converting 4-phase to 8-phase and interpolate adjacent 45 degree different phases. The linearity of phase rotator may be improved by proposed harmonic rejection poly phase filter (HRPPF) using the characteristic of notch filter response.
Assignee
KAIST
Country
US (United States)
Issue Date
2014-07-08
Application Date
2013-03-15
Application Number
13833407
Registration Date
2014-07-08
Registration Number
08774336
URI
http://hdl.handle.net/10203/233207
Appears in Collection
EE-Patent(특허)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0