A fully integrated low-noise 1-GHz frequency synthesizer design for mobile communication application

Cited 16 time in webofscience Cited 0 time in scopus
  • Hit : 381
  • Download : 504
This paper describes a fully monolithic phase-locked loop (PLL) frequency synthesizer circuit implemented in a standard 0.8-mu m CMOS technology, To be immune to noise, all the circuits in the synthesizer use differential schemes with the digital parts designed by static logic, The experimental voltage controlled oscillator (VCO) has a center frequency of 800 MHz and a tuning range of +/-25%. The measured frequency synthesizer performance has a frequency range from 700 kHz to 1 GHz with -80 dBc/Hz phase noise at a 100 KHz carrier offset. With an active area of 0.34 mm(2), the test chip consumes 125 mW at maximum frequency from a 5 V supply, The only external components are the supply decoupling capacitors and a passive filter.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
1997-05
Language
English
Article Type
Article
Keywords

CMOS; CIRCUIT

Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.32, no.5, pp.760 - 765

ISSN
0018-9200
URI
http://hdl.handle.net/10203/21867
Appears in Collection
RIMS Journal PapersEE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 16 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0