A Low-Cost Mechanism Exploiting Narrow-Width Values for Tolerating Hard Faults in ALU

Cited 8 time in webofscience Cited 8 time in scopus
  • Hit : 583
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorHong, Seokinko
dc.contributor.authorKim, Soontaeko
dc.date.accessioned2015-11-13T06:41:04Z-
dc.date.available2015-11-13T06:41:04Z-
dc.date.created2015-09-01-
dc.date.created2015-09-01-
dc.date.issued2015-09-
dc.identifier.citationIEEE TRANSACTIONS ON COMPUTERS, v.64, no.9, pp.2433 - 2446-
dc.identifier.issn0018-9340-
dc.identifier.urihttp://hdl.handle.net/10203/200436-
dc.description.abstractDigital circuits are expected to increasingly suffer from more hard faults due to technology scaling. Especially, a single hard fault in ALU (Arithmetic Logic Unit) might lead to a total failure in processors or significantly reduce their performance. To address these increasingly important problems, we propose a novel cost-efficient fault-tolerant mechanism for the ALU, called LIZARD. LIZARD employs two half-word ALUs, instead of a single full-word ALU, to perform computations with concurrent fault detection. When a fault is detected, the two ALUs are partitioned into four quarter-word ALUs. After diagnosing and isolating a faulty quarter-word ALU, LIZARD continues its operation using the remaining ones, which can detect and isolate another fault. Even though LIZARD uses narrow ALUs for computations, it adds negligible performance overhead through exploiting predictability of the results in the arithmetic computations. We also present the architectural modifications when employing LIZARD for scalar as well as superscalar processors. Through comparative evaluation, we demonstrate that LIZARD outperforms other competitive fault-tolerant mechanisms in terms of area, energy consumption, performance and reliability.-
dc.languageEnglish-
dc.publisherIEEE COMPUTER SOC-
dc.subjectMICROPROCESSOR-
dc.subjectRELIABILITY-
dc.subjectREDUNDANCY-
dc.titleA Low-Cost Mechanism Exploiting Narrow-Width Values for Tolerating Hard Faults in ALU-
dc.typeArticle-
dc.identifier.wosid000359236500002-
dc.identifier.scopusid2-s2.0-84939244155-
dc.type.rimsART-
dc.citation.volume64-
dc.citation.issue9-
dc.citation.beginningpage2433-
dc.citation.endingpage2446-
dc.citation.publicationnameIEEE TRANSACTIONS ON COMPUTERS-
dc.identifier.doi10.1109/TC.2014.2366743-
dc.contributor.localauthorKim, Soontae-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorHard faults-
dc.subject.keywordAuthorarithmetic and logic units-
dc.subject.keywordAuthorfault tolerance-
dc.subject.keywordAuthorprocessor architectures-
dc.subject.keywordPlusMICROPROCESSOR-
dc.subject.keywordPlusRELIABILITY-
dc.subject.keywordPlusREDUNDANCY-
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 8 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0