Showing results 1 to 9 of 9
A Fast Sine/Cosine Generator with Pipelined CORDIC and Table Lookup Method Shin, M.C.; Park, B.I.; Park, In-Cheol; Kyung, Chong-Min, '98 ASIC ON PROCEEDINGS, pp.281 - 284, 1998-10 |
A New Single-Clock Flip-Flop for Half-Swing Clocking Kwon, Y.S.; Park, B.I.; Park, In-Cheol; Kyung, Chong-Min, ASP-DAC'99, pp.117 - 120, ASP-DAC, 1999-01 |
A Regular Layout Structured Multiplier Based on Weighted Carry-Save Adders Park, B.I.; Park, In-Cheol; Kyung, Chong-Min, ICCD'99(International Conference on Computer Design), pp.243 - 248, 1999-10 |
ACCENT : A CISC-Type Configurable Processor Core Chang, Y.S.; Park, B.I.; Yang, W.S.; Oh, H.S.; Park, In-Cheol; Kyung, Chong-Min, '98 ASIC ON PROCEEDINGS, pp.195 - 198, 1998-10 |
An Efficient Approach to Functional Verification of Complex Processors Lee, S.J.; Won, N.R.; Cho, H.C.; Park, B.I.; Chang, Y.S.; Park, S.I.; Park, In-Cheol; et al, International Conference on Chip Technology, 1998-04 |
Conforming Inverted Data Store for Low Power Memory Kyung, Chong-Min; Chang, Y.S.; Park, B.I., International Symposium on Low Power Electronics and Design(ISLPED'99), pp.91 - 93, 1999-08 |
Customization of a CISC processor core for low-power applications Chang, Y.S.; Park, B.I.; Park, In-Cheol; Kyung, Chong-Min, ICCD'99(International Conference on Computer Design), pp.152 - 157, 1999-10 |
Early in-system verification of behavioral chip models Park, C.J.; Lee, S.J.; Park, B.I.; Choi, H.; Lee, J.G.; Kim, Y.I.; Park, In-Cheol; et al, High-level Design Validation and Test Workshop 1999, pp.61 - 65, 1999-09 |
Interface Synthesis for IP Based Design Park, B.I.; Park, In-Cheol; Kyung, Chong-Min, The Second IEEE Asia Pacific Conference on ASICs (AP-ASIC'2000), pp.227 - 230, IEEE, 2000-08 |
Discover