First Demonstration of Ultra-Thin SiGe-Channel Junctionless Accumulation-Mode (JAM) Bulk FinFETs on Si Substrate with PN Junction-Isolation Scheme

Cited 7 time in webofscience Cited 4 time in scopus
  • Hit : 380
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKim, Dong-Hyunko
dc.contributor.authorKim, Tae Kyunko
dc.contributor.authorYoon, Young Gwangko
dc.contributor.authorHwang, Byeong Woonko
dc.contributor.authorChoi, Yang-Kyuko
dc.contributor.authorCho, Byung Jinko
dc.contributor.authorLee, Seok-Heeko
dc.date.accessioned2015-06-25T06:42:09Z-
dc.date.available2015-06-25T06:42:09Z-
dc.date.created2014-07-09-
dc.date.created2014-07-09-
dc.date.created2014-07-09-
dc.date.issued2014-09-
dc.identifier.citationIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, v.2, no.5, pp.123 - 127-
dc.identifier.issn2168-6734-
dc.identifier.urihttp://hdl.handle.net/10203/199142-
dc.description.abstractA SiGe-channel junctionless-accumulation-mode (JAM) PMOS bulk FinFETs were successfully demonstrated on Si substrate with PN junction-isolation scheme for the first time. The JAM bulk FinFETs with fin width of 18 nm exhibits excellent subthreshold characteristics such as subthreshold swing of 64 mV/decade, drain-induced barrier lowering (DIBL) of 40 mV/V and high Ion/Ioff current ratio (> 1×105). The change of substrate bias from 0 V to 5 V leads to the threshold voltage shift of 53 mV by modulating the effective channel thickness. When compared to the Si-channel bulk FinFETs with fin width of 18 nm, Si and SiGe channel devices exhibits comparable subthreshold swing and DIBL. For devices with longer fin width, SiGe channel devices exhibits much lower DIBL, indicating superior top-gate controllability and robustness to substrate bias compared to the Si channel devices. A zero temperature coefficient point was observed in the transfer curves as temperature increases from -120°C to 120°C, confirming that mobility degradation is dominantly affected by phonon scattering mechanism.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleFirst Demonstration of Ultra-Thin SiGe-Channel Junctionless Accumulation-Mode (JAM) Bulk FinFETs on Si Substrate with PN Junction-Isolation Scheme-
dc.typeArticle-
dc.identifier.wosid000209606900005-
dc.identifier.scopusid2-s2.0-84930348891-
dc.type.rimsART-
dc.citation.volume2-
dc.citation.issue5-
dc.citation.beginningpage123-
dc.citation.endingpage127-
dc.citation.publicationnameIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY-
dc.identifier.doi10.1109/JEDS.2014.2326560-
dc.contributor.localauthorChoi, Yang-Kyu-
dc.contributor.localauthorCho, Byung Jin-
dc.contributor.localauthorLee, Seok-Hee-
dc.contributor.nonIdAuthorKim, Dong-Hyun-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorJunctionless (JL) field-effect transistor (FET)-
dc.subject.keywordAuthorjunctionless-accumulation-mode (JAM) FET-
dc.subject.keywordAuthorSiGe bulk FinFET-
dc.subject.keywordAuthorjunction-isolation-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0