DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ryu, C | ko |
dc.contributor.author | Chung, D | ko |
dc.contributor.author | Lee, C | ko |
dc.contributor.author | Kim, Joungho | ko |
dc.contributor.author | Bae, K | ko |
dc.contributor.author | Yu, J | ko |
dc.contributor.author | Lee, S | ko |
dc.date.accessioned | 2010-05-19T07:19:36Z | - |
dc.date.available | 2010-05-19T07:19:36Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 2006-12 | - |
dc.identifier.citation | IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, v.16, pp.651 - 653 | - |
dc.identifier.issn | 1531-1309 | - |
dc.identifier.uri | http://hdl.handle.net/10203/18482 | - |
dc.description.abstract | Cascaded repeaters are indispensable circuit elements in conventional on-chip clock distribution networks due to heavy loss characteristics of on-chip global interconnections. However, cascaded repeaters cause significant jitter and skew problems in clock distribution networks when they are affected by power supply switching noise generated by digital logic blocks located on the same die. In this letter, we present a new three-dimensional (3-D) stacked-chip star-wiring interconnection scheme to make a clock distribution network free from both on-chip and package-level power supply noise coupling. The proposed clock distribution scheme provides an extremely low-jitter and low-skew clock signal by replacing the cascaded repeaters with lossless star-wiring interconnections on a 3-D stacked-chip package. We have demonstrated a 500-MHz input/output (I/O) clock delivery with 34-ps peak-to-peak jitter and a skew of 11 ps, while a conventional I/O clock scheme exhibited a 146-ps peak-to-peak jitter and a 177-ps skew in the same power supply noise environment. | - |
dc.description.sponsorship | IEEE Microwave Theory and Techniques Society | en |
dc.language | English | - |
dc.language.iso | en_US | en |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A three-dimensional stacked-chip star-wiring interconnection for a digital noise-free and low-jitter I/O clock distribution network | - |
dc.type | Article | - |
dc.identifier.wosid | 000242925100007 | - |
dc.identifier.scopusid | 2-s2.0-33845530161 | - |
dc.type.rims | ART | - |
dc.citation.volume | 16 | - |
dc.citation.beginningpage | 651 | - |
dc.citation.endingpage | 653 | - |
dc.citation.publicationname | IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS | - |
dc.identifier.doi | 10.1109/LMWC.2006.885604 | - |
dc.contributor.localauthor | Kim, Joungho | - |
dc.contributor.nonIdAuthor | Ryu, C | - |
dc.contributor.nonIdAuthor | Chung, D | - |
dc.contributor.nonIdAuthor | Lee, C | - |
dc.contributor.nonIdAuthor | Bae, K | - |
dc.contributor.nonIdAuthor | Yu, J | - |
dc.contributor.nonIdAuthor | Lee, S | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | low-jitter clock | - |
dc.subject.keywordAuthor | low-skew clock | - |
dc.subject.keywordAuthor | noise coupling | - |
dc.subject.keywordAuthor | power supply noise | - |
dc.subject.keywordAuthor | repeater | - |
dc.subject.keywordAuthor | three-dimensional (3-D) stacked-chip star-wiring clock distribution | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.