FlexiBuffer: Reducing Leakage Power in On-Chip Network Routers

Cited 45 time in webofscience Cited 0 time in scopus
  • Hit : 322
  • Download : 0
The increasing number of integrated components on a single chip has increased the importance of on-chip networks. A significant part of on-chip network routers is the buffer, as it occupies a large area and consumes a significant amount of power. In this work, we propose FlexiBuffer, a microarchitecture in which we minimize buffer leakage power by using fine-grained power gating and adjusting the size of the active buffers adaptively. We propose two microarchitecture techniques to support fine-grained power gating ? early credit in credit-based flow control and new buffer organizations to overcome the limitation of circular buffers. Our results show that, with minimal loss in performance, we can reduce the leakage power of on-chip network router buffers by up to 61% and overall router power consumption by up to 39%.
Publisher
ACM Special Interest Group on Design Automation (SIGDA)
Issue Date
2011-06
Language
English
Citation

48th ACM/IEEE/EDAC Design Automation Conference (DAC), pp.936 - 941

DOI
10.1145/2024724.2024932
URI
http://hdl.handle.net/10203/168568
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 45 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0