Area-Efficient and Reusable VLSI Architecture of Decision Feedback Equalizer of QAM Modem

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 380
  • Download : 0
In this paper, an area efficient VLSI architecture of decision feedback equalizer is derived accommodating 64/256 QAM modulators. This architecture is implemented efficiently in reusable VLSI structure using EDA tool due to its regular structure. The main idea is to employ a timemultiplexed design scheme grouping the adjacent filter taps with correlated internal dataflow and with data transfer having same processing sequence between blocks. We simulated the proposed design scheme using SYNOPSYS™ and SPW™.
Publisher
IEEE
Issue Date
2001-01-30
Language
ENG
Citation

Asia and South Pacific Design Automation Conference (ASP-DAC 2001)

URI
http://hdl.handle.net/10203/136453
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0