Origin of gate hysteresis in carbon nanotube field-effect transistors

Cited 116 time in webofscience Cited 116 time in scopus
  • Hit : 296
  • Download : 176
We have studied gate hysteresis of carbon nanotube field-effect transistors (CNFETs) on silicon oxide substrates in an ultrahigh vacuum (UHV) at low temperatures. It is found that the hysteresis is neither reduced by thermal annealing at temperatures over 300 C under UHV nor significantly affected by independent adsorption of ammonia or water at T = 56 K. However, the hysteresis decreases greatly upon coadsorption of water and ammonia below condensation temperatures and restores completely with desorption of the adsorbed water layer. On the basis of these results, it is concluded that the main cause of gate hysteresis in CNFETs on silicon oxide substrate is charge transfer between the carbon nanotube and charge traps at the silicon oxide/ambient interface. We propose a mechanism for gate hysteresis that involves surface silanol groups as the major sources of screening charges. This surface silanol model is supported by results from scanning surface potential microscopy (SSPM).
Publisher
AMER CHEMICAL SOC
Issue Date
2007-08
Language
English
Article Type
Letter
Keywords

COMPLEMENTARY LOGIC GATES; THIN-FILM TRANSISTORS; FORCE MICROSCOPY; LOW-VOLTAGE; WATER; SENSITIVITY; MEMORY

Citation

JOURNAL OF PHYSICAL CHEMISTRY C, v.111, no.34, pp.12504 - 12507

ISSN
1932-7447
DOI
10.1021/jp074692q
URI
http://hdl.handle.net/10203/12894
Appears in Collection
CH-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 116 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0