FBDVerifier: Interactive and Visual Analysis of Counter-example in Formal Verification of Function Block Diagram

Cited 10 time in webofscience Cited 0 time in scopus
  • Hit : 400
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorJee, Eunk Youngko
dc.contributor.authorJeon, Seungjaeko
dc.contributor.authorCha, Sungdeokko
dc.contributor.authorKoh, Kwangyongko
dc.contributor.authorYoo, Junbeomko
dc.contributor.authorPark, Geeyongko
dc.contributor.authorSeong, Poong-Hyunko
dc.date.accessioned2013-03-11T22:50:16Z-
dc.date.available2013-03-11T22:50:16Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2010-08-
dc.identifier.citationJOURNAL OF RESEARCH AND PRACTICE IN INFORMATION TECHNOLOGY, v.42, no.3, pp.171 - 188-
dc.identifier.issn1443-458X-
dc.identifier.urihttp://hdl.handle.net/10203/100568-
dc.description.abstractModel checking is often applied to verify safety-critical software implemented in programmable logic controller (PLC) language such as a function block diagram (FBD). Counter-examples generated by a model checker are often too lengthy and complex to analyze. This paper describes the FBDVerifier which allows domain experts to perform automated model checking and intuitive visual analysis of counter-examples without having to know technical details on temporal logic or the model checker. Once the FBD program is automatically translated into a semantically equivalent Verilog model and model checking is performed using SMV, users can enter various expressions to investigate why verification of certain properties failed. When applied to FBD programs implementing a shutdown system for a nuclear power plant, domain engineers were able to perform effective FBD verification and detect logical errors in the FBD design.-
dc.languageEnglish-
dc.publisherAUSTRALIAN COMPUTER SOC INC-
dc.subjectSYSTEMS-
dc.titleFBDVerifier: Interactive and Visual Analysis of Counter-example in Formal Verification of Function Block Diagram-
dc.typeArticle-
dc.identifier.wosid000286137700002-
dc.identifier.scopusid2-s2.0-78649513129-
dc.type.rimsART-
dc.citation.volume42-
dc.citation.issue3-
dc.citation.beginningpage171-
dc.citation.endingpage188-
dc.citation.publicationnameJOURNAL OF RESEARCH AND PRACTICE IN INFORMATION TECHNOLOGY-
dc.contributor.localauthorSeong, Poong-Hyun-
dc.contributor.nonIdAuthorJeon, Seungjae-
dc.contributor.nonIdAuthorCha, Sungdeok-
dc.contributor.nonIdAuthorYoo, Junbeom-
dc.contributor.nonIdAuthorPark, Geeyong-
dc.type.journalArticleEditorial Material-
dc.subject.keywordAuthorFunction Block Diagram-
dc.subject.keywordAuthorFormal Verification-
dc.subject.keywordAuthorCounter-example Visualization-
dc.subject.keywordAuthorVerilog Translation-
dc.subject.keywordAuthorProgrammable Logic Controller-
dc.subject.keywordAuthorModel Checking-
dc.subject.keywordPlusSYSTEMS-
Appears in Collection
NE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 10 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0