CalmRISC (TM): a low power microcontroller with efficient coprocessor interface

Cited 4 time in webofscience Cited 4 time in scopus
  • Hit : 765
  • Download : 0
This paper presents the low power architecture of CalmRISC, a low power 8-bit microcontroller consuming only 0.1 mW per MIPS at 3.0 V, and its efficient coprocessor interface. The architectural consideration of CalmRISC for low power consumption is presented. Some low power circuit design schemes as well as an efficient coprocessor interface scheme in CalmRISC are proposed and discussed. Finally, the implementation results of CalmRISC and MAC816, one of its DSP coprocessors, as well as C-compiler issues are presented. (C) 2001 Elsevier Science B.V. All rights reserved.
Publisher
ELSEVIER SCIENCE BV
Issue Date
2001-08
Language
English
Article Type
Article
Citation

MICROPROCESSORS AND MICROSYSTEMS, v.25, no.5, pp.247 - 261

ISSN
0141-9331
DOI
10.1016/S0141-9331(01)00118-1
URI
http://hdl.handle.net/10203/78715
Appears in Collection
CS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 4 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0