(A) programmable and flexible 10Gb/s transceiver with a FPGAFPGA를 이용한 프로그래밍 및 유연한 구성이 가능한 10Gb/s 송수신기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 316
  • Download : 0
Digital design automation software tools have been very successful in achieving performance gains over the past 50 years as system IC density continues to increase. As the design of these mixed signal systems increases, the simulation time for verifying new algorithms becomes a significant part of overall system development time. However, it cannot be accurately verified using existing verification tools. In this thesis, we propose a programmable and flexible 10Gb/s transceiver that is a structure in which all the analog blocks that can be reused are implemented in the IC and the digital blocks that have always been a problem due to the difficulty of verification are implemented in the FPGA as a verification tool of mixed signal systems.
Advisors
Bae, Hyeon-Minresearcher배현민researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2017
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2017.2,[iv, 32 p. :]

Keywords

Mixed signal system; IC; FPGA; 10Gb/s transceiver; verification tool of mixed signal systems; 혼성회로; 직접회로; 필드 프로그래머블 게이트 어레이; 10Gb/s 송수신기; 혼성회로 검증 툴

URI
http://hdl.handle.net/10203/243342
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=675451&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0