On-chip network evaluation framework

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 447
  • Download : 772
With the number of cores on a chip continuing to increase, proper evaluation of on-chip network is critical for not only network performance but also overall system performance. In this paper, we show how a network-only simulation can be limited as it does not provide an accurate representation of system performance. We evaluate traditionally used openloop simulations and compare them to closed-loop simulations. Although they use different methodologies, measurements, and metrics, we identify how they can provide very similar results. However, we show how the results of closed-loop simulations do not correlate well with execution-driven simulations. We then add simple extensions to the closed-loop simulation to model the impact of the processor and the memory system and show how the correlation with execution-driven simulations can be improved. The proposed framework/methodology provides a fast simulation time while providing better insights into the impact of network parameters on overall system performance.
Publisher
ACM
Issue Date
2010-11-13
Language
ENG
Citation

2010 ACM/IEEE International Conference for High Performance Computing, Networking, Storage and Analysis, SC 2010, v.0, no.0, pp.0 - 0

URI
http://hdl.handle.net/10203/22129
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
75590010.pdf(1.34 MB)Download

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0