Integration of Carbon Nanotube Interconnects for Full Compatibility with Semiconductor Technologies

Cited 9 time in webofscience Cited 0 time in scopus
  • Hit : 232
  • Download : 0
We report the latest works on via interconnects of future memory or LSI devices, where multi-wall carbon nanotubes (MWCNTs) are used instead of conventional metals. MWCNTs are grown vertically in 80 nm via holes using plasma-enhanced chemical vapor deposition. The carbon nanotube (CNT) via interconnects are integrated into an 8-inch Si wafer in full compatibility with conventional semiconductor processes. We have used buried catalyst method for the catalyst layer deposition, two-step etch method for achieving via etch stop on the thin catalyst layer (ca. 3 nm), and the chemical mechanical polishing (CMP) process for cutting CNT. The two-step etch method is composed of two consecutive etch steps: the first step is a conventional oxide etch while the second step chemically etches the silicon nitride layer to relieve the damage of the catalyst layer. After a full integration, a resistance of 293 similar to 493 Omega and a CNT density of about 4 x 10(11)/cm(2) have been achieved for the 80 nm via. These results show that the 2-step etch scheme is a promising candidate for the realization of CNT interconnects in conventional semiconductor devices. (C) 2011 The Electrochemical Society. [DOI: 10.1149/2.018111jes] All rights reserved.
Publisher
Electrochemical Soc Inc
Issue Date
2011
Language
English
Article Type
Article
Keywords

GROWTH; TRANSPORT; DIAMETER; METAL; TI

Citation

JOURNAL OF THE ELECTROCHEMICAL SOCIETY, v.158, no.11, pp.K193 - K196

ISSN
0013-4651
URI
http://hdl.handle.net/10203/95850
Appears in Collection
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 9 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0