(A) buffer management scheme for NAND flash-based storage system using multi-channel architecture멀티 채널 구조를 사용하는 낸드 플래시 기반 저장 장치를 위한 버퍼 관리 방법

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 442
  • Download : 0
Recently, NAND flash memory is widely used due to its non-volatility, reliability, low-power consumption, and shock resistance. From a mobile device such as UFC (Ubiquitous Fashionable Computer), mobile phone, PMP (Portable Multimedia Player), and MP3 to a personal or server computer, we use NAND flash memory as a storage device. They need a large capacity and high performance because they store and handle large data. Nowadays, multiple NAND flash memories are constructed in multi-channel, multi-way architecture for improving the performance of NAND flash-based storage system. In this thesis, we propose a buffer management scheme for multi-channel, multi-way architecture of NAND flash-based storage system. This scheme is devised for fully exploiting of multi-channel, multi-way architecture. A buffer management scheme consists of three techniques: request reordering, channel-level LRU, and uniform allocation. First, we use request reordering scheme for sequential write requests. This scheme can increase the channel utilization and reduce merge overhead, thus improving the sequential write performance. For random write requests, we use channel-level LRU which can reduce the write page number of a victim block and uniform allocation scheme which can equally use all channels and ways by allocating requests to each channel and way. Therefore, we can improve the random write performance. We present the simulation results of each scheme and analyze them in this thesis. By using various schemes for the storage system, we can improve the overall performance of NAND flash-based storage system.
Advisors
Park, Kyu-Horesearcher박규호researcher
Description
한국과학기술원 : 전기및전자공학전공,
Publisher
한국과학기술원
Issue Date
2009
Identifier
308813/325007  / 020073185
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2009.2, [ vii, 43 p. ]

Keywords

Buffer Management; Multi-Channel Architecture; NAND Flash Memory; Channel-level LRU; Request Reordering; 버퍼 관리; 멀티 채널 구조; 낸드 플래시 메모리; 채널 LRU; 재배열; Buffer Management; Multi-Channel Architecture; NAND Flash Memory; Channel-level LRU; Request Reordering; 버퍼 관리; 멀티 채널 구조; 낸드 플래시 메모리; 채널 LRU; 재배열

URI
http://hdl.handle.net/10203/38693
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=308813&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0