Design of low noise readout circuit for capacitive infrared detector = 커패시티브 적외선 감지소자의 저잡음 신호취득 회로 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 373
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorLee, Hee-Chul-
dc.contributor.advisor이희철-
dc.contributor.authorKim, Jong-Eun-
dc.contributor.author김종은-
dc.date.accessioned2011-12-14T02:04:52Z-
dc.date.available2011-12-14T02:04:52Z-
dc.date.issued2007-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=268860&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/38514-
dc.description학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2007. 8, [ viii, 54 p. ]-
dc.description.abstractIn this thesis, the readout circuit for capacitive infrared detector is proposed. The most important requirements of readout circuit are low noise characteristic and high signal to noise ratio(SNR) not to restrict the performance of detectors. The integration method is used to conventional readout circuits for infrared detectors, storing the charges into the integration capacitor for a time to increase the SNR. However, in spite of the merits, integration method is not acceptable due to very large integration capacitance and narrow noise bandwidth hence integration is meaningless. To solve the problems, non integration method like source follower is proposed for the readout circuit of capacitive infrared detector. Because no current flows from the capacitive detector for dc bias, the method which the voltage variation of sensor is directly transferred to the next stage is used. The most dominant noise is the low frequency noise component such as kT/C noise due to the small capacitance, 16~6fF. To reduce the low frequency noise, CDS(Correlated Double Sampling) technique is adopted. By CDS circuit, the rms noise voltage of proposed circuit is reduced from 30% to 55%. The NETD(Noise Equivalent Temperature Difference) of fabricated capacitive detector is 20.9mk and when CDS circuit is added the NETD of proposed circuit for 16fF is 5.2mK then the NETD of the overall system is 21.5mK. The difference of NETD between detector and total system is only 0.6mK. This result is satisfied with the condition that the readout circuit should not limit the performance of detector. Designed circuit is fabricated by Hynix/Magnachip 0.35㎛, 2 poly, 4 metal standard CMOS process.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectreadout-
dc.subjectcircuit-
dc.subjectroic-
dc.subjectinfared-
dc.subjectinfrared detector-
dc.subjectcapacitive-
dc.subject신호취득회로-
dc.subject적외선-
dc.subject적외선 감지소자-
dc.subject커패시티브-
dc.subjectreadout-
dc.subjectcircuit-
dc.subjectroic-
dc.subjectinfared-
dc.subjectinfrared detector-
dc.subjectcapacitive-
dc.subject신호취득회로-
dc.subject적외선-
dc.subject적외선 감지소자-
dc.subject커패시티브-
dc.titleDesign of low noise readout circuit for capacitive infrared detector = 커패시티브 적외선 감지소자의 저잡음 신호취득 회로 설계-
dc.typeThesis(Master)-
dc.identifier.CNRN268860/325007 -
dc.description.department한국과학기술원 : 전기및전자공학전공, -
dc.identifier.uid020053133-
dc.contributor.localauthorLee, Hee-Chul-
dc.contributor.localauthor이희철-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0