Fault diagnosis of bit-sliced processor systems비트 슬라이스 프로세서의 고장 진단

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 408
  • Download : 0
A new architecture for fault-tolerant bit-sliced processor is presented in this thesis. This architecture enables us to detect more than one faulty slice in a bit-sliced processor array. For this new architecture, a slightly modified basic cell is presented for easy testing and reconfiguration. Methods of fault detection and fault location suitable for this architecture are also presented. Using a ring-type shorting network for reconfiguration, minimization of propagation time delay among slices is achieved.
Advisors
Cho, Jung-Wan조정완
Description
한국과학기술원 : 전산학과,
Publisher
한국과학기술원
Issue Date
1984
Identifier
64112/325007 / 000821055
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전산학과, 1984.2, [ [ii], 38 p. ]

URI
http://hdl.handle.net/10203/33581
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=64112&flag=dissertation
Appears in Collection
CS-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0