DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Seong Kwang | ko |
dc.contributor.author | Lim, Hyeong-Rak | ko |
dc.contributor.author | Jeong, Jaejoong | ko |
dc.contributor.author | Lee, Seung Woo | ko |
dc.contributor.author | Jeong, Ho Jin | ko |
dc.contributor.author | Park, Juhyuk | ko |
dc.contributor.author | Kim, Joon Pyo | ko |
dc.contributor.author | Jeong, Jaeyong | ko |
dc.contributor.author | Kim, Bong Ho | ko |
dc.contributor.author | Ahn, Seung-Yeop | ko |
dc.contributor.author | Park, Youngkeun | ko |
dc.contributor.author | Geum, Dae-Myoung | ko |
dc.contributor.author | Kim, Younghyun | ko |
dc.contributor.author | Baek, Yongku | ko |
dc.contributor.author | Cho, Byung Jin | ko |
dc.contributor.author | Kim, Sanghyeon | ko |
dc.date.accessioned | 2024-01-16T09:01:31Z | - |
dc.date.available | 2024-01-16T09:01:31Z | - |
dc.date.created | 2023-12-27 | - |
dc.date.issued | 2024-01 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON ELECTRON DEVICES, v.71, no.1, pp.393 - 399 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.uri | http://hdl.handle.net/10203/317876 | - |
dc.description.abstract | In this study, we report on the fabrication and characterization of 3-D sequential complementary fieldeffect-transistors (CFETs) using the direct wafer bonding (DWB) technology and a low-temperature process for monolithic 3-D (M3D) integration. The device features a high-performance top Ge (110)/(110) channel on a bottom Si CMOS. To ensure high performance without causing damage to the bottom Si n-FETs, the maximum thermal budget during the fabrication of the top Ge p-FETs was limited to 400 C-degrees. We systematically investigated the mobility enhancement of the thin Ge (110) nanosheet (NS) channel p-FETs as a function of channel orientation. Our results demonstrate that the low effective hole mass along the (110) direction on Ge (110) wafer provides record-high mobility of 400 cm(2)/V<middle dot>s (corresponding to 760 cm(2)/V<middle dot>s when normalized by footprint) at room temperature, which is the highest reported among the Ge p-FETs with similar channel thicknesses. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Heterogeneous 3-D Sequential CFETs With Ge (110) Nanosheet p-FETs on Si (100) Bulk n-FETs | - |
dc.type | Article | - |
dc.identifier.wosid | 001122452000001 | - |
dc.identifier.scopusid | 2-s2.0-85178026732 | - |
dc.type.rims | ART | - |
dc.citation.volume | 71 | - |
dc.citation.issue | 1 | - |
dc.citation.beginningpage | 393 | - |
dc.citation.endingpage | 399 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON ELECTRON DEVICES | - |
dc.identifier.doi | 10.1109/TED.2023.3331669 | - |
dc.contributor.localauthor | Cho, Byung Jin | - |
dc.contributor.localauthor | Kim, Sanghyeon | - |
dc.contributor.nonIdAuthor | Lee, Seung Woo | - |
dc.contributor.nonIdAuthor | Jeong, Ho Jin | - |
dc.contributor.nonIdAuthor | Geum, Dae-Myoung | - |
dc.contributor.nonIdAuthor | Kim, Younghyun | - |
dc.contributor.nonIdAuthor | Baek, Yongku | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Complementary field-effect-transistors (CFETs) | - |
dc.subject.keywordAuthor | Ge-OI | - |
dc.subject.keywordAuthor | monolithic 3-dimensional (M3D) | - |
dc.subject.keywordAuthor | MOSFETs | - |
dc.subject.keywordAuthor | wafer bonding | - |
dc.subject.keywordPlus | INVERSION-LAYERS | - |
dc.subject.keywordPlus | ORIENTATION | - |
dc.subject.keywordPlus | MOBILITY | - |
dc.subject.keywordPlus | DEPENDENCE | - |
dc.subject.keywordPlus | GERMANIUM | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.