A 0.0084-mV-FOM, Fast-Transient and Low-Power External-Clock-Less Digital LDO Using a Gear-Shifting Comparator for the Wide-Range Adaptive Sampling Frequency

Cited 5 time in webofscience Cited 0 time in scopus
  • Hit : 65
  • Download : 0
This work presents a fast-transient and low-power, external-clock-less digital low-dropout regulator (DLDO) using a wide-range adaptive sampling frequency, f(SP). To generate such an f(SP), the proposed gear-shifting comparator (GSC) consists of two sub-comparators. First, in the transient state, a delay-line-based comparator (DLC) generating a high f(SP) swiftly reduces the error in the output voltage, V-ERR. Second, in the steady state, a subsequent edge-racing comparator (ERC) generating a low f(SP) slowly but accurately removes V-ERR. Using these two tightly interlocking sub-comparators, the GSC can scale the f(SP) dynamically in a wide range so that it can make the DLDO concurrently achieve a fast response in the transient state and a small quiescent current in the steady state. Due to the unique capability of the ERC, the DLDO also can have a high-accuracy regulation. The DLDO was fabricated in a 65-nm CMOS process, and it achieved a 46-ns settling time against the 12-mA change of the load current with a 100-ps edge time. The quiescent current was only 10 mu A. The transient FOM was 0.0084 mV, which was the best among the state-of-the-art DLDOs.
Publisher
IEEE
Issue Date
2021-09-13
Language
English
Citation

ESSCIRC 2021 - IEEE 47th European Solid State Circuits Conference (ESSCIRC), pp.351 - 354

ISSN
1930-8833
DOI
10.1109/esscirc53450.2021.9567821
URI
http://hdl.handle.net/10203/312253
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 5 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0