Steep-Slope Transistor with an Imprinted Antiferroelectric Film

Cited 3 time in webofscience Cited 0 time in scopus
  • Hit : 642
  • Download : 0
The effect of negative capacitance (NC), which can internally boost the voltage applied to a transistor, has been considered to overcome the fundamental Boltzmann limit of a transistor. To stabilize the NC effect, the dielectric (DE) must be integrated into a heterostructure with a ferroelectric (FE) film. However, in a multidomain hafnia, the charge boosting effect is reduced owing to a lowering of the depolarization field originating from the stray field at each domain, and simultaneously, the operating voltage increases owing to the voltage division at the DE. Here, we demonstrate core approaches to the gate stack of energy-efficient device technology using a transient NC. Electrical measurements of the transistor with imprinted antiferroelectric and high CDE/CFE structures exhibit low subthreshold slopes below 20 mV/dec, a low voltage operation of 0.5 V, a fast operation of 20 ns, hysteresis-free Id-Vg, and high endurance characteristics of 1012 cycles. We expect that this will lead to the rapid implementation of the NC effect in high-speed switching device applications with significantly improved energy efficiency.
Publisher
AMER CHEMICAL SOC
Issue Date
2022-11
Language
English
Article Type
Article
Citation

ACS APPLIED MATERIALS & INTERFACES, v.14, no.47, pp.53019 - 53026

ISSN
1944-8244
DOI
10.1021/acsami.2c10610
URI
http://hdl.handle.net/10203/303095
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0