Vertical-Pillar Ferroelectric Field-Effect-Transistor Memory

Cited 3 time in webofscience Cited 0 time in scopus
  • Hit : 470
  • Download : 0
In recent years, following trends in developing semiconductors, extensive research has been conducted to develop a hafnia-based ferroelectric field effect transistor (FeFET) memory. However, its fundamental endurance limitation, which stems from early degradation of the gate insulator, has been a major obstacle to the development of FeFETs, with no clear solution despite attempting various approaches to high-speed and high-reliability FeFETs. Herein, a novel metal-ferroelectric-metal-insulator-semiconductor FeFET with vertical-pillar channel and metal-ferroelectric-metal capacitor (VP-FeFET) that can adjust the capacitance ratio between the ferroelectric film and gate insulator by modulating the channel height is proposed. The optimized VP-FeFET exhibits a significantly reduced electric field (<= 1.5 MV cm(-1)) through the gate insulator, resulting in a substantially enhanced FeFET endurance. Furthermore, the proposed FeFET achieved a large memory window of approximate to 5 V and a high program/erase speed of approximate to 100 ns. These merits are achieved without increasing the footprint of the FeFET device. This approach to high-performance FeFET can be applied extensively to next-generation nonvolatile memory devices.
Publisher
WILEY-V C H VERLAG GMBH
Issue Date
2022-10
Language
English
Article Type
Article
Citation

PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, v.16, no.10

ISSN
1862-6254
DOI
10.1002/pssr.202100532
URI
http://hdl.handle.net/10203/299016
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0