A D-Band Power Amplifier in 65-nm CMOS by Adopting Simultaneous Output Power-and Gain-Matched G(max)-Core

Cited 6 time in webofscience Cited 0 time in scopus
  • Hit : 410
  • Download : 213
This paper proposes a simultaneous output power- and gain-matching technique in a sub-THz power amplifier (PA) design based on a maximum achievable gain (G(max)) core. The optimum combination of three-passive-elements-based embedding networks for implementing the G(max)-core is chosen considering the small- and large-signal performances at the same time. By adopting the proposed technique, the simultaneous output power- and gain-matching can be achieved, maximizing the small-signal power gain and large-signal output power simultaneously. A 150 GHz single-ended two-stage PA without power combining circuit is implemented in a 65-nm CMOS process based on the proposed technique. The amplifier achieves a peak power gain of 17.5 dB, peak power added efficiency (PAE) of 13.3 and 16.1 %, saturated output power (P-sat) of 10.3 and 9.4 dBm, and DC power consumption of 86.3 and 52.4 mW, respectively, under the bias voltage of 1.2 and 1 V, which corresponds to the highest PAE, gain per stage and P-out per single transistor among other reported CMOS D-band PAs.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2021-10
Language
English
Article Type
Article
Citation

IEEE ACCESS, v.9, pp.99039 - 99049

ISSN
2169-3536
DOI
10.1109/ACCESS.2021.3096423
URI
http://hdl.handle.net/10203/286977
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
121054.pdf(2.42 MB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0