Efficiency optimized asymmetric half-bridge converter with hold-up time compensation홀드-업 시간 보상을 통한 최적 효율의 비대칭 하프-브릿지 컨버터

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 402
  • Download : 0
In this paper, a new asymmetric half-bridge (AHB) converter integrated with hold-up time compensation circuit is proposed. The AHB converter is one of the most promising topologies in low-to-mid power applications because of zero-voltage switching (ZVS) of all switches and small number of components. But when the converter is designed considering the hold-up time condition, it has large transformer offset-current and small transformer turns-ratio. Although many researchers have studied to solve this problem, the advantages of conventional works are limited by losses from additional components. To solve this problem, a new AHB converter with an optimized efficiency is proposed in this paper. Since the proposed converter increases voltage gain using integrated boost converter during the hold-up time, it can be designed to obtain an optimized efficiency in nominal state, without losses from the additional components.
Advisors
Moon, Gun-Wooresearcher문건우researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2016
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2016.2 ,[iii, 26 p. :]

Keywords

Power supply; Hold-up time; DC/DC converter; Asymmetric half-bridge converter; High efficiency; 파워 서플라이; 홀드-업 시간; DC/DC 컨버터; 비대칭 하프-브릿지 컨버터; 고효율

URI
http://hdl.handle.net/10203/221715
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=649650&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0