Browse "School of Electrical Engineering(전기및전자공학부)" bySubjectjitter

Showing results 1 to 21 of 21

1
A 250-MHz-2-GHz wide-range delay-locked loop

Kim, BG; Kim, Lee-Supresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.40, pp.1310 - 1321, 2005-06

2
A 3-D Low Jitter and Skew Clock Distribution Network Scheme Using LTCC Package Level Interposer With a Planar Cavity Resonator

Lee, Woo-Jin; Kim, Jae-Min; Ryu, Chung-Hyun; Park, Jong-Bae; Kim, Jun-Chul; Kim, Joung-Horesearcher, IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, v.19, pp.512 - 514, 2009-08

3
A 320-fs RMS Jitter and-75-dBc Reference-Spur Ring-DCO-Based Digital PLL Using an Optimal-Threshold TDC

Seong, Taeho; Lee, Yongsun; Yoo, Seyeon; Choi, Jaehyoukresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.9, pp.2501 - 2512, 2019-09

4
A behavioral modeling approach to the design of a low jitter clock source

Manganaro, G; Kwak, SU; Cho, SeongHwanresearcher; Pulincherry, A, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, v.50, no.11, pp.804 - 814, 2003-11

5
A Compact and Wide-Band Passive Equalizer Design Using a Stub With Defected Ground Structure for High Speed Data Transmission

Shim, Yu-Jeong; Lee, Woo-Jin; Song, Eak-Hwan; Cho, Jeong-Hyeon; Kim, Joung-Horesearcher, IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, v.20, pp.256 - 258, 2010-05

6
A DLL With Jitter Reduction Techniques and Quadrature Phase Generation for DRAM Interfaces

Kim, BG; Kim, Lee-Supresearcher; Park, KI; Jun, YH; Cho, SI; Kim, LS; Jun, YH; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.44, pp.1522 - 1530, 2009-05

7
A high speed transceiver with a transmitter eliminating crosstalk induced jitter and a receiver with adaptively controllable reference voltage = 크로스톡 지터 제거하는 송신기와 레퍼런스 전압을 적응시키는 수신기를 가지는 고속 송수신기link

Cho, Young-Chul; 조영철; et al, 한국과학기술원, 2008

8
A Low-Jitter and Fractional-Resolution Injection-Locked Clock Multiplier Using a DLL-Based Real-Time PVT Calibrator With Replica-Delay Cells

Kim, Mina; Choi, Seojin; Seong, Taeho; Choi, Jaehyoukresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.51, no.2, pp.401 - 411, 2016-02

9
A Low-Jitter Injection-Locked Multi-Frequency Generator Using Digitally Controlled Oscillators and Time-Interleaved Calibration

Yoon, Heein; Park, Suneui; Choi, Jaehyoukresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.6, pp.1564 - 1574, 2019-06

10
A PVT-Robust and Low-Jitter Ring-VCO-Based Injection-Locked Clock Multiplier With a Continuous Frequency-Tracking Loop Using a Replica-Delay Cell and a Dual-Edge Phase Detector

Choi, Seojin; Yoo, Seyeon; Lim, Younghyun; Choi, Jaehyoukresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.51, no.8, pp.1878 - 1889, 2016-08

11
(A) novel low jitter and skew clock distribution network for 3-D stacked chip package = 3차원 적층 칩 패키지를 위한 새로운 저 지터, 저 스큐 클럭 신호 분배 네트워크link

Lee, Woo-Jin; 이우진; et al, 한국과학기술원, 2011

12
(A) three-dimensional stacked-chip star-wiring I/O clock distribution networks for low jitter, skew, and delay applications = 저 지터, 저 스큐, 저 디레이를 위한 3차원 적층칩 스타 와이어링 I/O 클럭 분배 네트워크link

Ryu, Chung-hyun; 유충현; et al, 한국과학기술원, 2008

13
Adaptive cycle extension in multimedia document retrieval

Won, Youjipresearcher; Cho, K, XML-BASED DATA MANAGEMENT AND MULTIMEDIA ENGINEERING-EDBT 2002 WORKSHOPS, v.2490, pp.391 - 405, 2002-03

14
Adaptive cycle management in soft real-time disk retrieval

Won, Youjipresearcher; Shin, Il-Hoon; Koh, Kern, INFORMATION SYSTEMS, v.31, no.8, pp.832 - 848, 2006-12

15
An Ultra-Low-Jitter 22.8-GHz Ring-LC-Hybrid Injection-Locked Clock Multiplier With a Multiplication Factor of 114

Choi, Seojin; Yoo, Seyeon; Lee, Yongsun; Jo, Yongwoo; Lee, Jeonghyun; Lim, Younghyun; Choi, Jaehyoukresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS , v.54, no.4, pp.927 - 936, 2019-04

16
An Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators

Kim, Juyeop; Lim, Younghyun; Yoon, Heein; Lee, Yongsun; Park, Hangi; Cho, Yoonseo; Seong, Taeho; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.12, pp.3466 - 3477, 2019-12

17
An Ultra-Low-Noise Swing-Boosted Differential Relaxation Oscillator in 0.18-mu m CMOS

Lee, Junghyup; George, Arup K.; Je, Minkyuresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.55, no.9, pp.2489 - 2497, 2020-09

18
Design of low jitter DLL/PLL for on-chip and off-chip synchronizations = 칩 내부 및 칩 외부 동기화를 위한 낮은 지터의 DLL/PLL 설계link

Kim, Byung-Guk; 김병국; et al, 한국과학기술원, 2008

19
Modeling and Analysis of Simultaneous Switching Noise Effects on Jitter Characteristics of Delay Locked Loop and Serial Link in a Hierarchical System of Chip, Package and PCB = 칩, 패키지, 피씨비로 구성된 시스템에서 동시 스위칭 노이즈가 DLL과 직렬 통신 시스템의 지터 특성에 미치는 영향에 대한 모델링과 분석link

Shim, Yu-Jeong; 심유정; et al, 한국과학기술원, 2011

20
New Phase-Locked Loop Design: Understanding the Impact of a Phase-Tracking Channel Detector

Lee, Jaewook; Moon, Jaekyunresearcher; Zhang, Tong; Haratsch, Erich F., IEEE TRANSACTIONS ON MAGNETICS, v.46, no.3, pp.830 - 836, 2010-03

21
On-Chip electromagnetic bandgap structures for suppression of simultaneous switching noise cou-pling in on-chip power distribution networks = 온 칩 전력 분배망에서 동시 스위칭 잡음 간섭을 억제하기 위한 온 칩 전자 밴드갭 구조들link

Hwang, Chul-Soon; 황철순; et al, 한국과학기술원, 2012

Discover

Type

. next

Open Access

Date issued

. next

Subject

. next

rss_1.0 rss_2.0 atom_1.0