Area-efficient method to approximate two minima for LDPC decoders

Cited 2 time in webofscience Cited 1 time in scopus
  • Hit : 339
  • Download : 0
A simple yet effective method is proposed to reduce the hardware complexity of min-sum-based low-density parity-check (LDPC) decoders. The proposed method finds the second minimum from the last four candidates of the first minimum, and can be implemented with only a few hardware components. In the case of 64 inputs, the proposed method reduces the comparators and 2-to-1 multiplexers by 48 and 64% compared to the conventional method that finds two exact minima.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2014-11
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.50, no.23, pp.1701 - 1702

ISSN
0013-5194
DOI
10.1049/el.2014.1549
URI
http://hdl.handle.net/10203/193812
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0