DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Jong-In | ko |
dc.contributor.author | Sung, Ba-Ro-Saim | ko |
dc.contributor.author | Kim, Wan | ko |
dc.contributor.author | Ryu, Seung-Tak | ko |
dc.date.accessioned | 2013-08-14T01:10:18Z | - |
dc.date.available | 2013-08-14T01:10:18Z | - |
dc.date.created | 2013-08-09 | - |
dc.date.created | 2013-08-09 | - |
dc.date.issued | 2013-06 | - |
dc.identifier.citation | IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.48, no.6, pp.1429 - 1441 | - |
dc.identifier.issn | 0018-9200 | - |
dc.identifier.uri | http://hdl.handle.net/10203/175047 | - |
dc.description.abstract | A 6-b 4.1-GS/s flash ADC was fabricated using a 90-nm CMOS with a time-domain latch interpolation technique that reduces the number of front-end dynamic comparators by half. The reduced number of comparators lowers power consumption, load capacitance to the T/H circuit, and the overhead of comparator calibration. The measured peak INL and DNL after comparator calibration are 0.74 and 0.49 LSB, respectively. The measured SNDR and SFDR are 31.2 and 38.3 dB, respectively, with a 2.02-GHz input at 4.1-GS/s operation while consuming 76 mW of total power. This ADC achieves a figure of merit of 0.625 pJ/conversion-step at 4.1 GS/s. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | 0.35-MU-M CMOS | - |
dc.subject | DIGITAL CMOS | - |
dc.subject | SAR ADC | - |
dc.subject | CALIBRATION | - |
dc.subject | VOLTAGE | - |
dc.title | A 6-b 4.1-GS/s Flash ADC With Time-Domain Latch Interpolation in 90-nm CMOS | - |
dc.type | Article | - |
dc.identifier.wosid | 000320937700008 | - |
dc.identifier.scopusid | 2-s2.0-84878273012 | - |
dc.type.rims | ART | - |
dc.citation.volume | 48 | - |
dc.citation.issue | 6 | - |
dc.citation.beginningpage | 1429 | - |
dc.citation.endingpage | 1441 | - |
dc.citation.publicationname | IEEE JOURNAL OF SOLID-STATE CIRCUITS | - |
dc.identifier.doi | 10.1109/JSSC.2013.2252516 | - |
dc.contributor.localauthor | Ryu, Seung-Tak | - |
dc.contributor.nonIdAuthor | Kim, Jong-In | - |
dc.contributor.nonIdAuthor | Sung, Ba-Ro-Saim | - |
dc.contributor.nonIdAuthor | Kim, Wan | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Flash ADC | - |
dc.subject.keywordAuthor | high-speed comparator | - |
dc.subject.keywordAuthor | offset calibration | - |
dc.subject.keywordAuthor | time-domain latch interpolation | - |
dc.subject.keywordPlus | 0.35-MU-M CMOS | - |
dc.subject.keywordPlus | DIGITAL CMOS | - |
dc.subject.keywordPlus | SAR ADC | - |
dc.subject.keywordPlus | CALIBRATION | - |
dc.subject.keywordPlus | VOLTAGE | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.