Researcher Page

사진

Ryu, Seung-Tak (류승탁) C-1787-2011

Department
School of Electrical Engineering(전기및전자공학부)
Website
http://msicl.kaist.ac.krHomePage
Research Area
Electronic Circuits, Integrated Circuits, Circuit Theory, Analog/Mixed-Signal Integrated Circuits

Keyword Cloud

Reload 더보기
1

A 9.1-ENOB 6-mW 10-Bit 500-MS/s Pipelined-SAR ADC With Current-Mode Residue Processing in 28-nm CMOS

Moon, Kyoung-Jun; Jo, Dong-Shin; Kim, Wan; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.9, pp.2532 - 2542, 2019-09

2

A Reference-Free Temperature-Dependency-Compensating Readout Scheme for Phase-Change Memory Using Flash-ADC-Configured Sense Amplifiers

Jin, Dong-Hwan; Kwon, Ji-Wook; Seo, Min-Jae; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.6, pp.1812 - 1823, 2019-06

3

A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8x Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration

Oh, Dong-Ryeol; 김종인; Jo, Dong-Shin; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.1, pp.288 - 297, 2019-01

4

A Reusable Code-Based SAR ADC Design With CDAC Compiler and Synthesizable Analog Building Blocks

Seo, Min-Jae; Roh, Yi-Ju; Chang, Dong-Jin; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.65, no.12, pp.1904 - 1908, 2018-12

5

A 18.5 nW 12-bit 1-kS/s Reset-Energy Saving SAR ADC for Bio-Signal Acquisition in 0.18-mu m CMOS

Seo, Min-Jae; Jin, Dong-Hwan; Kim, Ye-Dam; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.65, no.11, pp.3617 - 3627, 2018-11

6

Introduction to the Special Section on the 2017 Asian Solid-State Circuits Conference (A-SSCC)

Lin, Tsung-Hsien; Yang, Chia-Hsiang; Ryu, Seung-Takresearcher, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.53, no.10, pp.2739 - 2740, 2018-10

7

A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme

Kang, Hyun-Wook; Hong, Hyeok-Ki; Kim, Wan; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.53, no.9, pp.2584 - 2594, 2018-09

8

A 65-nm CMOS 6-Bit 20 GS/s Time-Interleaved DAC With Full-Binary Sub-DACs

Kim, Si-Nai; Kim, Woo Cheol; Seo, Min-Jae; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.65, no.9, pp.1154 - 1158, 2018-09

9

A 4.2-mW 10-MHz BW 74.4-dB SNDR Continuous-Time Delta-Sigma Modulator With SAR-Assisted Digital-Domain Noise Coupling

Jang, Il Hoon; Seo, Min-Jae; Cho, Sang-Hyun; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.53, no.4, pp.1139 - 1148, 2018-04

10

A 65 nm 0.08-to-680 MHz Low-Power Synthesizable MDLL With Nested-Delay Cell and Background Static Phase Offset Calibration

Chang, Dong-Jin; Seo, Min-Jae; Hong, Hyeok-Ki; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.65, no.3, pp.281 - 285, 2018-03

11

A 2.7-M Pixels 64-mW CMOS Image Sensor With Multicolumn-Parallel Noise-Shaping SAR ADCs

Hwang, Sun-Il; Chung, Jaehyun; Kim, Hyeon-June; et al, IEEE TRANSACTIONS ON ELECTRON DEVICES, v.65, no.3, pp.1119 - 1126, 2018-03

12

Introduction to the Special Issue on the 2017 IEEE International Solid-State Circuits Conference

Piessens, Tim; Ryu, Seung-Takresearcher; Hung, Chih-Ming; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.52, no.12, pp.3115 - 3118, 2017-12

13

A Dual-Imaging Speed-Enhanced CMOS Image Sensor for Real-Time Edge Image Extraction

Kim, Hyeon-June; Hwang, Sun-Il; Chung, Jaehyun; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.52, no.9, pp.2488 - 2497, 2017-09

14

Power-efficient flash ADC with complementary voltage-to-time converter

Oh, Dong-Ryeol; Jo, Dong Shin; 문경준; et al, ELECTRONICS LETTERS, v.53, no.12, pp.772 - +, 2017-06

15

Normalized-Full-Scale-Referencing Digital-Domain Linearity Calibration for SAR ADC

Chang, Dong-Jin; Kim, Wan; Seo, Min-Jae; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.64, no.2, pp.322 - 332, 2017-02

16

Fully flexible, lightweight, high performance all-solid-state supercapacitor based on 3-Dimensional-graphene/graphite-paper

Ramadoss, Ananthakumar; Yoon, Ki-Yong; Kwak, Myung-Jun; et al, JOURNAL OF POWER SOURCES, v.337, pp.159 - 165, 2017-01

17

A Delta-Readout Scheme for Low-Power CMOS Image Sensors With Multi-Column-Parallel SAR ADCs

Kim, Hyeon-June; Hwang, Sun-Il; Kwon, Ji-Wook; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.51, no.10, pp.2262 - 2273, 2016-10

18

A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC

Kim, Wan; Hong, Hyeok-Ki; Roh, Yi-Ju; et al, IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.51, no.8, pp.1826 - 1839, 2016-08

19

A Low-Power TDC-Configured Logarithmic Resistance Sensor for MLC PCM Readout

Kwon, Ji-Wook; Jin, Dong-Hwan; Kim, Hyeon-June; et al, IEEE SENSORS JOURNAL, v.16, no.14, pp.5524 - 5535, 2016-07

20

A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs

Kang, Hyun-Wook; Hong, Hyeok-Ki; Park, Sanghoon; et al, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.63, no.6, pp.518 - 522, 2016-06

Load more items
Loading...

rss_1.0 rss_2.0 atom_1.0