A multi-channel architecture for high-performance NAND flash-based storage system

Cited 88 time in webofscience Cited 0 time in scopus
  • Hit : 400
  • Download : 0
Many mobile devices demand a large-capacity and high-performance storage system in order to store, retrieve, and process large multimedia data quickly. In this paper, we present a high-performance NAND flash-based storage system based on a multi-channel architecture. The proposed system consists of multiple independent channels, where each channel has multiple NAND flash memory chips. On this hardware, we investigate three optimization techniques to exploit I/O parallelism: striping, interleaving, and pipelining. By combining all the optimization techniques carefully, our system has shown 3.6 times higher overall performance compared to the conventional single-channel architecture. (c) 2007 Elsevier B.V. All rights reserved.
Publisher
Elsevier Science Bv
Issue Date
2007-09
Language
English
Article Type
Article
Keywords

MEMORY

Citation

JOURNAL OF SYSTEMS ARCHITECTURE, v.53, no.9, pp.644 - 658

ISSN
1383-7621
DOI
10.1016/j.sysarc.2007.01.010
URI
http://hdl.handle.net/10203/86837
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 88 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0