Timing yield analysis of sequential circuits considering clock network클락 네트워크를 고려한 순차 회로의 타이밍 수율 분석

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 497
  • Download : 0
With the decrease in feature sizes for nanoscale CMOS technologies, the influence of process variations caused by imperfections of mask and manufacturing process becomes increasingly important. Process variations can be classified into die-to-die and within-die variations. When die-to-die variations are critical, conventional static timing analysis (STA) handles variability by analyzing a circuit at multiple process corners. However, within-die variations are becoming a non-negligible component of total variations in recent technologies. Conventional STA with within-die variations becomes very passimistic and no longer hold the conservative property. This has eventually led to Statistical static timing analysis (SSTA). Unlike combinational circuits, when considering sequential circuits in SSTA, the correlation between the combinational logic and clock network must be considered as well as the delay variation in clock network due to process variation. Our experiment shows that the correlation of clock network causes difference of the maximum timing yield from 2% to 9% in sequential circuits. However, in such that case, the timing analysis becomes more complex. We propose timing yield analysis of sequential circuits considering clock network algorithm. This algorithm handle the correlation sequential circuit due to clock network as well as the correlation of combinational circuit. Experimental results show that the proposed method provides a speedup of about 13 $\times$ on average and error of less than 1% compared to Monte Carlo simulation.
Advisors
Shin, Young-Sooresearcher신영수researcher
Description
한국과학기술원 : 전기및전자공학전공,
Publisher
한국과학기술원
Issue Date
2009
Identifier
308825/325007  / 020073285
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2009.2, [ viii, 41 p. ]

Keywords

statistical static timing analysis; sequential circuit; clock network; timing yield; 통계적 타이밍 분석; 순차 회로; 클락 네트워크; 타이밍 수율; statistical static timing analysis; sequential circuit; clock network; timing yield; 통계적 타이밍 분석; 순차 회로; 클락 네트워크; 타이밍 수율

URI
http://hdl.handle.net/10203/38705
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=308825&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0