(A) 100 to 200 MHz area-efficient LC-VCO based clock generator in 130nm CMOS130nm CMOS 공정에서 면적 효율을 가지는 LC-VCO를 사용한 100~200 MHz 클록 발생기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 485
  • Download : 0
This paper presents an area-effcient clock generator based on LC-VCO for low power, high frequency resolution and low jitter. For wide range of the clock output frequency, 100~200MHz, the proposed architecture indirectly produces the clock output through the clock divider from a LC-VCO operating high frequency to reduce inductor size. As the clock divider is placed in the feedback loop, it can reduce the power consumption of the clock divider without additional clock divider comparing the conventional structure. The method to reduce die area due to the inductor occupying large silicon area is introduced. As placing the on-chip loop filter having a large area occupation underneath the inductor of LC-VCO, the clock generator can raise the area efficiency in the proposed architecture.
Advisors
Cho, Seong-Hwanresearcher조성환researcher
Description
한국과학기술원 : 전기및전자공학전공,
Publisher
한국과학기술원
Issue Date
2008
Identifier
297157/325007  / 020063076
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2008.2, [ vii, 54 p. ]

Keywords

clock generator; LC-VCO; PLL; clock generation; phase locked loop; 클록 발생기; 위상고정루프; 전압제어발진기; clock generator; LC-VCO; PLL; clock generation; phase locked loop; 클록 발생기; 위상고정루프; 전압제어발진기

URI
http://hdl.handle.net/10203/38540
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=297157&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0