Process insensitive phase-locked loop공정 변화에 민감하지 않은 Phase-locked loop

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 333
  • Download : 0
This paper describes proposed PLL structure that make PLL more insensitive to process variation. There are many papers about low noise PLL, low jitter PLL, fast locking (short locking time) PLL, high frequency oscillating PLL and applications of PLL. But the effect of PLL by process variation is also critical problem. VCO in PLL is very sensitive to process variation. VCO output frequency to control voltage characteristic graph moves up and down by the effect of process variation. PLL may not lock and locking point may be out of linear range by process variation, so diligently designed PLL could be useless only because this phenomenon. When we design PLL, consideration about process variation should be done. I will compensate the phenomenon by process variation using divider that have variable divider value. Divider value could be changed adaptively to the condition. PLL is designed and simulated by TSMC 0.18$\mu$m CMOS technology.
Advisors
Lee, Yong-Hoonresearcher이용훈researcher
Description
한국과학기술원 : 전기및전자공학전공,
Publisher
한국과학기술원
Issue Date
2003
Identifier
180474/325007 / 020013416
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2003.2, [ iv, 50 p. ]

Keywords

Phase Locked Loop; 공정; Process

URI
http://hdl.handle.net/10203/37642
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=180474&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0