Design and implementation of computationally efficient FIR filters, and scalable VLSI architectures for discrete wavelet transform연산이 효율적인 유한응답 여파기의 설계와 구현 및 이산 웨이브릿 변환의 가변 VLSI 구조에 관한 연구

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 408
  • Download : 0
Design and implementation of finite impulse response (FIR) filters and filter banks have received considerable attention in digital signal processing. In this disertation, we consider efficient design and implementation of FIR filters and filter banks: specifically sparse FIR filters and FIR filters with powers-of-two coefficients, often referred to as 2PFIR filters, are considered for computationally efficient design and implementation, respectively, and new VLSI structures for discrete wavelet transform (DWT) are developed as a special case of filter bank implementation. First an optimization problem for designing a linear phase sparse FIR filters with minimal complexity is formulated. Specifically a cost function is defined on the number of nonzero coefficients and their positions so that the optimal solution of the problem should guarantee minimal number of nonzero coefficients and minimal required delays. The formulated problem is then solved by mixed integer linear programming (MILP). Design examples illustrate that the proposed method is useful for designing a wide range of filter types, and can outperform subset selection-based design methods. We also develop an alternative approach to the efficient implementation of 2PFIR filters requiring less hardwares than the conventional ones. The proposed approach extracts common sub-expressions (CSEs) from filter coefficients by first decomposing the set of all CSD coefficients into some subsets having CSEs, and then comparing each subsets with filter coefficients. In this approach, we examine all possible signed digit codes with minimal number of nonzero digits, called minimal signed digit (MSD) codes, when extracting CSEs. Since the set of all MSD codes encompasses the CSD codes as a special case, the proposed approach can be more effective in reducing the number of additions than the previous one. Design example illustrates the sharing adders for extracted CSEs can reduce the number of adders required for im...
Advisors
Lee, Yong-Hoonresearcher이용훈researcher
Description
한국과학기술원 : 전기및전자공학과,
Publisher
한국과학기술원
Issue Date
1998
Identifier
134756/325007 / 000935087
Language
eng
Description

학위논문(박사) - 한국과학기술원 : 전기및전자공학과, 1998.2, [ viii, 88 p. ]

Keywords

MILP; Powers-of-two; FIR; Sparse; DWT; 이산 웨이브릿 변환; 혼합정수 선형계획법; 2의 누승계수; 유한응답 여파기; 성긴

URI
http://hdl.handle.net/10203/36426
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=134756&flag=dissertation
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0