Ring amplifier-based pipelined ADC with adaptive dead-zone control적응형 데드존 제어를 갖는 링 증폭기 파이프라인 아날로그-디지털 변환기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 72
  • Download : 0
This thesis presents a ringamp-based, high-speed, high-resolution pipelined ADC without additional off-chip calibration. Typical ringamp-based ADC design requires complex off-chip calibration circuits, which control the dead-zone in the ringamp to optimize ADC performance. Especially, the dead-zone voltage is a critical attribute in the ringamp, which determines both the static and dynamic linearity of the amplifier. The proposed ADC adopts an energy efficient, low complexity dead-zone control scheme, which adaptively modifies dead-zone voltage based on detecting the number of oscillations in ringamp. Since the dead-zone is kept in the optimum range across different PVT conditions, it does not require additional off-chip calibration. This scheme enables a practical ringamp-based ADC design for high-speed, high-resolution applications. The prototype 10-bit 320-MS/s pipelined ADC was implemented in the CMOS-28-nm process and has 0.278-mm2. With Nyquist input, the post-layout simulation signal-to-noise- and-distortion-ratio (SNDR) and spurious-free dynamic range (SFDR) are 53.7-dB and 66.1-dB, respectively consuming 11.62-mW. The ADC achieves 92.3-fJ/conversion step Walden figure-of-merit ($FoM_W$) at 320-MS/s.
Advisors
Ryu, Seung-Takresearcher류승탁researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2022
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2022.2,[iv, 35 p. :]

URI
http://hdl.handle.net/10203/309886
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=997169&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0