A 7-Bit Two-Step Flash ADC With Sample-and-Hold Sharing Technique

Cited 10 time in webofscience Cited 0 time in scopus
  • Hit : 260
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorOh, Dong-Ryeolko
dc.contributor.authorSeo, Min-Jaeko
dc.contributor.authorRyu, Seung-Takko
dc.date.accessioned2022-09-06T05:00:26Z-
dc.date.available2022-09-06T05:00:26Z-
dc.date.created2022-04-18-
dc.date.created2022-04-18-
dc.date.issued2022-09-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.57, no.9, pp.2791 - 2801-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/298374-
dc.description.abstractA 7-bit 3 GS/s two-channel time-interleaved two-step flash analog-to-digital converter (ADC) with 7-GHz effective resolution bandwidth (ERBW) is presented. A reference-embedding flash ADC for a fine stage having only a single capacitive digital-to-analog converter improves the power efficiency and area efficiency as well as the input bandwidth. The proposed sample-and-hold sharing structure not only improves the input bandwidth by removing the effect of the input capacitance of the fine ADC (FADC) but also eliminates the gain error between the coarse ADC and the FADC. The advanced sequential slope-matching offset calibration technique in the eight-time interpolated FADC improves the gain of the voltage-to-time converter and the interpolation linearity. A prototype ADC implemented in a 40-nm CMOS process occupies 0.03 mm(2), including offset calibration circuitry. The measured peak differential non-linearity (DNL) and integral non-linearity (INL) after calibration are 0.53 and 0.47 LSB, respectively. With a 1.49-GHz input, the measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 39.94 and 55.78 dB, respectively. The ERBW without and with time skew calibration is 4.8 and 7 GHz, respectively. The power consumption is 6.8 mW under a supply voltage of 0.9 V, leading to a figure of merit (FoM) of 28 fJ/conversion-step at 3 GS/s.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 7-Bit Two-Step Flash ADC With Sample-and-Hold Sharing Technique-
dc.typeArticle-
dc.identifier.wosid000780106500001-
dc.identifier.scopusid2-s2.0-85127459937-
dc.type.rimsART-
dc.citation.volume57-
dc.citation.issue9-
dc.citation.beginningpage2791-
dc.citation.endingpage2801-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2022.3159569-
dc.contributor.localauthorRyu, Seung-Tak-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorAsh-
dc.subject.keywordAuthorCalibration-
dc.subject.keywordAuthorCapacitance-
dc.subject.keywordAuthorSwitches-
dc.subject.keywordAuthorVoltage-
dc.subject.keywordAuthorPower demand-
dc.subject.keywordAuthorInterpolation-
dc.subject.keywordAuthorAnalog-to-digital conversion-
dc.subject.keywordAuthorflash analog-to-digital converter (ADC)-
dc.subject.keywordAuthoroffset calibration-
dc.subject.keywordAuthortime-domain interpolation-
dc.subject.keywordAuthortime-interleaved-
dc.subject.keywordAuthortwo-step flash ADC-
dc.subject.keywordAuthorvoltage-to-time conversion-
dc.subject.keywordPlusSUBRANGING ADC-
dc.subject.keywordPlusSAR ADC-
dc.subject.keywordPlus1-GS/S-
dc.subject.keywordPlus6-BIT-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 10 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0