Fabrication of 50 nm trigate silicon on insulator metal-oxide-silicon field-effect transistor without source/drain activation annealing

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 204
  • Download : 0
This paper presents the electrical characteristics of trigate silicon-on-insulator (SOI) n-type metal-oxide-silicon field-effect transistor (n-MOSFET) devices with a gate length of 50 nm, a channel width of 100 nm, and a channel thickness of 30 nm. The source and drain of these trigate SOI n-MOSFETs were formed by ion-shower doping at 250°C. In particular, activation annealing after ion-shower doping was excluded in order to improve the lateral steepness of the source/drain junction. Without any additional thermal processes, a low sheet resistance (Rs) of 1.2 kΩ/□ was obtained by ion-shower doping, and trigate MOSFETs showed satisfactory electrical characteristics. Since the short-channel effect was suppressed and the ratio of maximum drain current to minimum drain current (I max/Imin) as ∼105, it is thought that the ion-shower doping process is effective for fabricating short-channel trigate SOI MOSFET devices.
Publisher
JAPAN SOC APPLIED PHYSICS
Issue Date
2004-05
Language
English
Article Type
Article
Citation

JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, v.43, no.5A, pp.2438 - 2441

ISSN
0021-4922
DOI
10.1143/JJAP.43.2438
URI
http://hdl.handle.net/10203/268221
Appears in Collection
EEW-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0