Spur Reduction Techniques With a Switched-Capacitor Feedback Differential PLL and a DLL-Based SSCG in UHF RFID Transmitter

Cited 3 time in webofscience Cited 3 time in scopus
  • Hit : 359
  • Download : 0
This paper presents a robust spur reduction technique using a switched-capacitor feedback differential phase-locked loop (PLL) and a delay-locked-loop (DLL)-based spread-spectrum clock generation in a UHF-band RF identification transmitter (TX). The proposed differential PLL is characterized by adopting a switched-capacitor common-mode feedback and distributed varactor biasing scheme to the differential charge pump and voltage-controlled oscillator designs, respectively, which results in down to 94 dBc in reference spur rejection with all digital parts off. Additionally, by adopting an 8-bit DLL and Hershey-Kiss modulated profile together, the proposed spread-spectrum clock generator shows more than 20-dB electromagnetic-interference reduction while providing up-, down-, and center-spread modes. Implemented in a 0.18-m CMOS process, the proposed TX achieves 80-dBc spur suppression with 25-dBm transmit power at 920 MHz, which complies with the most stringent regulatory spectral mask without a surface acoustic wave filter.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2015-04
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, v.63, no.4, pp.1202 - 1210

ISSN
0018-9480
DOI
10.1109/TMTT.2015.2405536
URI
http://hdl.handle.net/10203/200987
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 3 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0